Datasheet.kr   

20N50E 데이터시트 PDF




ON Semiconductor에서 제조한 전자 부품 20N50E은 전자 산업 및 응용 분야에서
광범위하게 사용되는 반도체 소자입니다.


 

PDF 형식의 20N50E 자료 제공

부품번호 20N50E 기능
기능 MTW20N50E
제조업체 ON Semiconductor
로고 ON Semiconductor 로고


20N50E 데이터시트 를 다운로드하여 반도체의 전기적 특성과 매개변수에 대해 알아보세요.




전체 8 페이지수

미리보기를 사용할 수 없습니다

20N50E 데이터시트, 핀배열, 회로
MTW20N50E
Preferred Device
Power MOSFET
20 Amps, 500 Volts
N–Channel TO–247
This high voltage MOSFET uses an advanced termination scheme
to provide enhanced voltage–blocking capability without degrading
performance over time. In addition, this advanced Power MOSFET is
designed to withstand high energy in the avalanche and commutation
modes. The new energy efficient design also offers a drain–to–source
diode with a fast recovery time. Designed for high voltage, high speed
switching applications in power supplies, converters and PWM motor
controls, these devices are particularly well suited for bridge circuits
where diode speed and commutating safe operating areas are critical
and offer additional safety margin against unexpected voltage
transients.
Robust High Voltage Termination
Avalanche Energy Specified
Source–to–Drain Diode Recovery Time Comparable to a Discrete
Fast Recovery Diode
Diode is Characterized for Use in Bridge Circuits
IDSS and VDS(on) Specified at Elevated Temperature
Isolated Mounting Hole Reduces Mounting Hardware
MAXIMUM RATINGS (TC = 25°C unless otherwise noted)
Rating
Symbol Value
Drain–Source Voltage
Drain–Gate Voltage (RGS = 1.0 M)
Gate–Source Voltage
– Continuous
– Non–Repetitive (tp 10 ms)
Drain Current – Continuous
Drain Current – Continuous @ 100°C
Drain Current – Single Pulse (tp 10 µs)
Total Power Dissipation
Derate above 25°C
VDSS
VDGR
VGS
VGSM
ID
ID
IDM
PD
500
500
± 20
± 40
20
14.1
60
250
2.0
Operating and Storage Temperature Range TJ, Tstg –55 to
150
Single Pulse Drain–to–Source Avalanche
Energy – Starting TJ = 25°C
(VDD = 100 Vdc, VGS = 10 Vdc,
IL = 20 Apk, L = 10 mH, RG = 25 )
Thermal Resistance – Junction to Case
Thermal Resistance – Junction to Ambient
Maximum Lead Temperature for Soldering
Purposes, 1/8from case for 10 seconds
EAS
RθJC
RθJA
TL
2000
0.50
40
260
Unit
Vdc
Vdc
Vdc
Vpk
Adc
Apk
Watts
W/°C
°C
mJ
°C/W
°C
http://onsemi.com
20 AMPERES
500 VOLTS
RDS(on) = 240 m
N–Channel
D
G
1
23
S
4
TO–247AE
CASE 340K
Style 1
MARKING DIAGRAM
& PIN ASSIGNMENT
4
Drain
MTW20N50E
LLYWW
1
Gate
3
Source
2
Drain
LL = Location Code
Y = Year
WW = Work Week
ORDERING INFORMATION
Device
Package
Shipping
MTW20N50E
TO–247
30 Units/Rail
Preferred devices are recommended choices for future use
and best overall value.
© Semiconductor Components Industries, LLC, 2000
November, 2000 – Rev. 5
1
Publication Order Number:
MTW20N50E/D




20N50E pdf, 반도체, 판매, 대치품
MTW20N50E
POWER MOSFET SWITCHING
Switching behavior is most easily modeled and predicted
by recognizing that the power MOSFET is charge
controlled. The lengths of various switching intervals (t)
are determined by how fast the FET input capacitance can
be charged by current from the generator.
The published capacitance data is difficult to use for
calculating rise and fall because drain–gate capacitance
varies greatly with applied voltage. Accordingly, gate
charge data is used. In most cases, a satisfactory estimate of
average input current (IG(AV)) can be made from a
rudimentary analysis of the drive circuit so that
t = Q/IG(AV)
During the rise and fall time interval when switching a
resistive load, VGS remains virtually constant at a level
known as the plateau voltage, VSGP. Therefore, rise and fall
times may be approximated by the following:
tr = Q2 x RG/(VGG – VGSP)
tf = Q2 x RG/VGSP
where
VGG = the gate drive voltage, which varies from zero to VGG
RG = the gate drive resistance
and Q2 and VGSP are read from the gate charge curve.
During the turn–on and turn–off delay times, gate current is
not constant. The simplest calculation uses appropriate
values from the capacitance curves in a standard equation for
voltage change in an RC network. The equations are:
td(on) = RG Ciss In [VGG/(VGG – VGSP)]
td(off) = RG Ciss In (VGG/VGSP)
The capacitance (Ciss) is read from the capacitance curve at
a voltage corresponding to the off–state condition when
calculating td(on) and is read at a voltage corresponding to the
on–state when calculating td(off).
At high switching speeds, parasitic circuit elements
complicate the analysis. The inductance of the MOSFET
source lead, inside the package and in the circuit wiring
which is common to both the drain and gate current paths,
produces a voltage at the source which reduces the gate drive
current. The voltage is determined by Ldi/dt, but since di/dt
is a function of drain current, the mathematical solution is
complex. The MOSFET output capacitance also
complicates the mathematics. And finally, MOSFETs have
finite internal gate resistance which effectively adds to the
resistance of the driving source, but the internal resistance
is difficult to measure and, consequently, is not specified.
The resistive switching time variation versus gate
resistance (Figure 9) shows how typical switching
performance is affected by the parasitic circuit elements. If
the parasitics were not present, the slope of the curves would
maintain a value of unity regardless of the switching speed.
The circuit used to obtain the data is constructed to minimize
common inductance in the drain and gate circuit loops and
is believed readily achievable with board mounted
components. Most power electronic loads are inductive; the
data in the figure is taken with a resistive load, which
approximates an optimally snubbed inductive load. Power
MOSFETs may be safely operated into an inductive load;
however, snubbing reduces switching losses.
9000
8000 VDS = 0 V
7000 Ciss
VGS = 0 V
TJ = 25°C
6000
5000
4000 Crss
Ciss
3000
2000
1000
0
10
Crss
505
VGS VDS
Coss
10 15
20 25
GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS)
Figure 7a. Capacitance Variation
10000
VGS = 0 V
1000
TJ = 25°C
Ciss
100
10
10
Coss
Crss
100
VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS)
Figure 7b. High Voltage Capacitance
Variation
1000
http://onsemi.com
4

4페이지










20N50E 전자부품, 판매, 대치품
MTW20N50E
PACKAGE DIMENSIONS
TO–247
CASE 340K–01
ISSUE C
–Q–
0.25 (0.010) M T B M
–B–
U
A
1 23
P
K
L
R
–Y–
F
D
0.25 (0.010) M Y Q S
V
G
E
C
–T–
4
H
J
NOTES:
1. DIMENSIONING AND TOLERANCING PER ANSI
Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
MILLIMETERS
INCHES
DIM MIN MAX MIN MAX
A 19.7 20.3 0.776 0.799
B 15.3 15.9 0.602 0.626
C 4.7 5.3 0.185 0.209
D 1.0 1.4 0.039 0.055
E 1.27 REF
0.050 REF
F 2.0 2.4 0.079 0.094
G 5.5 BSC
0.216 BSC
H 2.2 2.6 0.087 0.102
J 0.4 0.8 0.016 0.031
K 14.2 14.8 0.559 0.583
L 5.5 NOM
0.217 NOM
P 3.7 4.3 0.146 0.169
Q 3.55 3.65 0.140 0.144
R 5.0 NOM
0.197 NOM
U 5.5 BSC
0.217 BSC
V 3.0 3.4 0.118 0.134
STYLE 1:
PIN 1. GATE
2. DRAIN
3. SOURCE
4. DRAIN
http://onsemi.com
7

7페이지


구       성 총 8 페이지수
다운로드[ 20N50E.PDF 데이터시트 ]

당사 플랫폼은 키워드, 제품 이름 또는 부품 번호를 사용하여 검색할 수 있는

포괄적인 데이터시트를 제공합니다.


구매 문의
일반 IC 문의 : 샘플 및 소량 구매
-----------------------------------------------------------------------

IGBT, TR 모듈, SCR 및 다이오드 모듈을 포함한
광범위한 전력 반도체를 판매합니다.

전력 반도체 전문업체

상호 : 아이지 인터내셔날

사이트 방문 :     [ 홈페이지 ]     [ 블로그 1 ]     [ 블로그 2 ]



관련 데이터시트

부품번호상세설명 및 기능제조사
20N50

N-Channel MOSFETS

OGFD
OGFD
20N50

N-CHANNEL POWER MOSFET

Unisonic Technologies
Unisonic Technologies

DataSheet.kr       |      2020   |     연락처      |     링크모음      |      검색     |      사이트맵