DataSheet.es    


PDF AD1861 Data sheet ( Hoja de datos )

Número de pieza AD1861
Descripción 16-Bit/18-Bit/ 16 X Fs PCM Audio DACs
Fabricantes Analog Devices 
Logotipo Analog Devices Logotipo



Hay una vista previa y un enlace de descarga de AD1861 (archivo pdf) en la parte inferior de esta página.


Total 12 Páginas

No Preview Available ! AD1861 Hoja de datos, Descripción, Manual

a
16-Bit/18-Bit, 16 ؋ FS
PCM Audio DACs
FEATURES
110 dB SNR
Fast Settling Permits 16؋ Oversampling
؎3 V Output
Optional Trim Allows Super-Linear Performance
؎5 V Operation
16-Pin Plastic DIP and SOIC Packages
Pin-Compatible with AD1856 & AD1860 Audio DACs
2s Complement, Serial Input
APPLICATIONS
High-End Compact Disc Players
Digital Audio Amplifiers
DAT Recorders and Players
Synthesizers and Keyboards
PRODUCT DESCRIPTION
The AD1851/AD1861 is a monolithic PCM audio DAC. The
AD1851 is a 16-bit device, while the AD1861 is an 18-bit de-
vice. Each device provides a voltage output amplifier, DAC,
serial-to-parallel register and voltage reference. The digital por-
tion of the AD1851/AD1861 is fabricated with CMOS logic
elements that are provided by Analog Devices’ 2 µm ABCMOS
process. The analog portion of the AD1851/AD1861 is fabri-
cated with bipolar and MOS devices as well as thin-film
resistors.
This combination of circuit elements, as well as careful design
and layout techniques, results in high performance audio play-
back. Laser-trimming of the linearity error affords low total har-
monic distortion. An optional linearity trim pin is provided to
allow residual differential linearity error at midscale to be elimi-
nated. This feature is particularly valuable for low distortion
reproductions of low amplitude signals. Output glitch is also
small, contributing to the overall high level of performance. The
output amplifier achieves fast settling and high slew rates, pro-
viding a full ± 3 V signal at load currents up to 8 mA. When
used in current output mode, the AD1851/AD1861 provides a
± 1 mA output signal. The output amplifier is short circuit
protected and can withstand indefinite shorts to ground.
The serial input interface consists of the clock, data and latch
enable pins. The serial 2s complement data word is clocked into
the DAC, MSB first, by the external clock. The latch enable
signal transfers the input word from the internal serial input
register to the parallel DAC input register. The AD1851 input
clock can support a 12.5 MHz data rate, while the AD1861 in-
put clock can support a 13.5 MHz data rate. This serial input
port is compatible with second generation digital filter chips
used in consumer audio products. These filters operate at over-
sampling rates of 2ϫ, 4ϫ, 8ϫ and 16ϫ sampling frequencies.
AD1851/AD1861
FUNCTIONAL BLOCK DIAGRAM
–VS 1
DGND 2
+VL 3
NC 4
CLK 5
LE 6
LATCH
DAC
SERIAL
INPUT
REGISTER
CONTROL
LOGIC
IOUT
DATA 7
NC 8
AD1851/
AD1861
NC = NO CONNECT
16 +VS
15 TRIM
14 MSB ADJ
13 IOUT
12 AGND
11 SJ
10 RF
9 VOUT
The critical specifications of THD+N and signal-to-noise ratio
are 100% tested for all devices.
The AD1851/AD1861 operates with ± 5 V power supplies, mak-
ing it suitable for home use markets. The digital supply, VL, can
be separated from the analog supplies, VS and –VS, for reduced
digital crosstalk. Separate analog and digital ground pins are
also provided. Power dissipation is 100 mW typical.
The AD1851/AD1861 is available in either a 16-pin plastic DIP
or a 16-pin plastic SOIC package. Both packages incorporate
the industry standard pinout found on the AD1856 and
AD1860 PCM audio DACs. As a result, the AD1851/AD1861
is a drop-in replacement for designs where ± 5 V supplies have
been used with the AD1856/AD1860. Operation is guaranteed
over the temperature range of –25°C to +70°C and over the
voltage supply range of ± 4.75 V to ± 5.25 V.
PRODUCT HIGHLIGHTS
l. AD1851 16-bit resolution provides 96 dB dynamic range.
AD1861 18-bit resolution provides 108 dB dynamic range.
2. No external components are required.
3. Operates with ± 5 V supplies.
4. Space saving 16-pin SOIC and plastic DIP packages.
5. 100 mW power dissipation.
6. High input clock data rates and 1.5 µs settling time permits
2ϫ, 4ϫ, 8ϫ and 16ϫ oversampling.
7. ± 3 V or ± 1 mA output capability.
8. THD + Noise and SNR are 100% tested.
9. Pin-compatible with AD1856 & AD1860 PCM audio DACs.
REV. A
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 617/329-4700
Fax: 617/326-8703

1 page




AD1861 pdf
AD1851/AD1861
TOTAL HARMONIC DISTORTION
Total harmonic distortion plus noise (THD+N) is defined as
the ratio of the square root of the sum of the squares of the val-
ues of the first 19 harmonics and noise to the value of the funda-
mental input frequency. It is usually expressed in percent (%).
THD+N is a measure of the magnitude and distribution of lin-
earity error, differential linearity error, quantization error and
noise. The distribution of these errors may be different, depend-
ing on the amplitude of the output signal. Therefore, to be most
useful, THD+N should be specified for both large (0 dB) and
small signal amplitudes (–20 dB and –60 dB).
The THD+N figure of an audio DAC represents the amount of
undesirable signal produced during reconstruction and playback
of an audio waveform. This specification, therefore, provides a
direct method to classify and choose an audio DAC for a
desired level of performance.
SETTLING TIME
Settling time is the time required for the output of the DAC to
reach and remain within a specified error band about its final
value, measured from the digital input transition. It is a primary
measure of dynamic performance.
MIDSCALE ERROR
Midscale error, or bipolar zero error, is the deviation of the ac-
tual analog output from the ideal output (0 V) when the 2s
complement input code representing half scale is loaded in the
input register.
D-RANGE DISTORTION
D-range distortion is equal to the value of the total harmonic
distortion + noise (THD+N) plus 60 dB when a signal level of
–60 dB below full scale is reproduced. D-range is tested with a
1 kHz input sine wave. This is measured with a standard A-
weight filter as specified by EIAJ Standard CP-307.
SIGNAL-TO-NOISE RATIO
The signal-to-noise ratio (SNR) is defined as the ratio of the
amplitude of the output when a full-scale output is present to
the amplitude of the output with no signal present. This is mea-
sured with a standard A-weight filter as specified by EIAJ
Standard CP-307.
REFERENCE
IOUT DAC
INPUT LATCH
RF
AUDIO
OUTPUT
SERIAL-TO-PARALLEL
CONVERSION
CLOCK LE DATA
Figure 1. AD1851/AD1861 Functional Block Diagram
FUNCTIONAL DESCRIPTION
The AD1851/AD1861 is a complete monolithic PCM audio
DAC. No additional external components are required for op-
eration. As shown in Figure 1 above, each chip contains a volt-
age reference, an output amplifier, a DAC, an input latch and a
parallel input register.
The voltage reference consists of a bandgap circuit and buffer
amplifier. This combination of elements produces a reference
voltage that is unaffected by changes in temperature and age.
The DAC output voltage, which is derived from the reference
voltage, is also unaffected by these environmental changes.
The output amplifier uses both MOS and bipolar devices to
produce low offset, high slew rate and optimum settling time.
When combined with the on-chip feedback resistor, the output
op amp converts the output current of the AD1851/AD1861 to
a voltage output.
The DAC uses a combination of segmented decoder and R-2R
architecture to achieve consistent linearity and differential lin-
earity. The resistors which form the ladder structure are fabri-
cated with silicon chromium thin film. Laser-trimming of these
resistors further reduces linearity error, resulting in low output
distortion.
The input register and serial-to-parallel converter are fabricated
with CMOS logic gates. These gates allow the achievement of
fast switching speeds and low power consumption. This contrib-
utes to the overall low power dissipation of the AD1851/
AD1861.
REV. A
–5–

5 Page





AD1861 arduino
OUTLINE DIMENSIONS
Dimensions shown in inches and (mm).
N (Plastic DIP) Package
AD1851/AD1861
R (SOIC Surface Mount) Package
16 9
0.299
(7.60)
1
PIN
1 0.050 (1.27)
0.413 (10.50)
0.104
(2.650)
0.019
(0.49)
0.419
(10.65)
8
0.030
(0.75)
0.012 0.013
(0.30) (0.32)
0.042
(1.07)
REV. A
–11–

11 Page







PáginasTotal 12 Páginas
PDF Descargar[ Datasheet AD1861.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
AD186018-Bit PCM Audio DACAnalog Devices
Analog Devices
AD186116-Bit/18-Bit/ 16 X Fs PCM Audio DACsAnalog Devices
Analog Devices
AD1862Ultralow Noise 20-Bit Audio DACAnalog Devices
Analog Devices
AD1864Complete Dual 18-Bit Audio DACAnalog Devices
Analog Devices

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar