DataSheet.es    


PDF AM28F512A-70PIB Data sheet ( Hoja de datos )

Número de pieza AM28F512A-70PIB
Descripción 512 Kilobit (64 K x 8-Bit) CMOS 12.0 Volt/ Bulk Erase Flash Memory with Embedded Algorithms
Fabricantes Advanced Micro Devices 
Logotipo Advanced Micro Devices Logotipo



Hay una vista previa y un enlace de descarga de AM28F512A-70PIB (archivo pdf) en la parte inferior de esta página.


Total 34 Páginas

No Preview Available ! AM28F512A-70PIB Hoja de datos, Descripción, Manual

FINAL
Am28F512A
512 Kilobit (64 K x 8-Bit)
CMOS 12.0 Volt, Bulk Erase Flash Memory with Embedded Algorithms
DISTINCTIVE CHARACTERISTICS
s High performance
— 70 ns maximum access time
s CMOS low power consumption
— 30 mA maximum active current
— 100 µA maximum standby current
— No data retention power consumption
s Compatible with JEDEC-standard byte-wide
32-Pin EPROM pinouts
— 32-pin PDIP
— 32-pin PLCC
— 32-pin TSOP
s 100,000 write/erase cycles minimum
s Write and erase voltage 12.0 V 5%
s Latch-up protected to 100 mA from -1 V
to VCC +1 V
s Embedded Erase Electrical Bulk Chip-Erase
— Two seconds typical chip-erase including
pre-programming
s Embedded Program
— 4 µs typical byte-program including time-out
— One second typical chip program
s Command register architecture for
microprocessor/microcontroller compatible
write interface
s On-chip address and data latches
s Advanced CMOS flash memory technology
— Low cost single transistor memory cell
s Embedded algorithms for completely
self-timed write/erase operations
GENERAL DESCRIPTION
The Am28F512A is a 512 Kbit Flash memory orga-
nized as 64 Kbytes of 8 bits each. AMD’s Flash memo-
ries offer the most cost-effective and reliable read/write
non- volatile random access memory. The Am28F512A
is packaged in 32-pin PDIP, PLCC, and TSOP versions.
It is designed to be reprogrammed and erased in-sys-
tem or in standard EPROM programmers. The
Am28F512A is erased when shipped from the factory.
The standard Am28F512A offers access times as fast
as 70 ns, allowing operation of high-speed micropro-
cessors without wait states. To eliminate bus conten-
tion, the Am28F512A has separate chip enable (CE#)
and output enable (OE#) controls.
AMD’s Flash memories augment EPROM functionality
with in-circuit electrical erasure and programming. The
Am28F512A uses a command register to manage this
functionality, while maintaining a JEDEC Flash stan-
dard 32-pin pinout. The command register allows for
100% TTL level control inputs and fixed power supply
levels during erase and programming.
AMD’s Flash technology reliably stores memory con-
tents even after 100,000 erase and program cycles.
The AMD cell is designed to optimize the erase and
programming mechanisms. In addition, the combina-
tion of advanced tunnel oxide processing and low inter-
nal electric fields for erase and programming
operations produces reliable cycling. The Am28F512A
uses a 12.0V± 5% VPP high voltage input to perform
the erase and programming functions.
The highest degree of latch-up protection is achieved
with AMD’s proprietary non-epi process. Latch-up pro-
tection is provided for stresses up to 100 milliamps on
address and data pins from –1 V to VCC +1 V.
Embedded Program
The Am28F512A is byte programmable using the Em-
bedded Programming algorithm. The Embedded Pro-
gramming algorithm does not require the system to
time-out or verify the data programmed. The typical
room temperature programming time of the
Am28F512A is one second.
Embedded Erase
The entire chip is bulk erased using the Embedded
Erase algorithm. The Embedded Erase algorithm auto-
matically programs the entire array prior to electrical
erase. The timing and verification of electrical erase are
Publication# 18880 Rev: C Amendment/+2
Issue Date: April 1998

1 page




AM28F512A-70PIB pdf
CONNECTION DIAGRAMS (Continued)
A11
A9
A8
A13
A14
NC
WE#
VCC
VPP
NC
A15
A12
A7
A6
A5
A4
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32-Pin TSOP—Standard Pinout
OE#
A10
CE#
D7
D6
D5
D4
D3
VSS
D2
D1
D0
A0
A1
A2
A3
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32-Pin TSOP—Reverse Pinout
LOGIC SYMBOL
32 OE#
31 A10
30 CE#
29 D7
28 D6
27 D5
26 D4
25 D3
24 VSS
23 D2
22 D1
21 D0
20 A0
19 A1
18 A2
17 A3
32 A11
31 A9
30 A8
29 A13
28 A14
27 NC
26 WE#
25 VCC
24 VPP
23 NC
22 A15
21 A12
20 A7
19 A6
18 A5
17 A4
16
A0–A15
DQ0–DQ7
CE# (E#)
OE# (G#)
WE# (W#)
8
18880C-5
18880C-4
Am28F512A
5

5 Page





AM28F512A-70PIB arduino
ERASE, PROGRAM, AND READ MODE
When VPP is equal to 12.0 V ± 5%, the command reg-
ister is active. All functions are available. That is, the
device can program, erase, read array or autoselect
data, or be standby mode.
Write Operations
High voltage must be applied to the VPP pin in order to
activate the command register. Data written to the reg-
ister serves as input to the internal state machine. The
output of the state machine determines the operational
function of the device.
The command register does not occupy an address-
able memory location. The register is a latch that stores
the command, along with the address and data infor-
mation needed to execute the command. The register
is written by bringing WE# and CE# to VIL, while OE#
is at VIH. Addresses are latched on the falling edge of
WE#, while data is latched on the rising edge of the
WE# pulse. Standard microprocessor write timings are
used.
The device requires the OE# pin to be VIH for write op-
erations. This condition eliminates the possibility for
bus contention during programming operations. In
order to write, OE# must be VIH, and CE# and WE#
must be VIL. If any pin is not in the correct state a write
command will not be executed.
Refer to AC Write Characteristics and the Erase/Pro-
gramming Waveforms for specific timing parameters.
Command Definitions
The contents of the command register default to 00h
(Read Mode) in the absence of high voltage applied to
the VPP pin. The device operates as a read only
memory. High voltage on the VPP pin enables the
command register. Device operations are selected by
writing specific data codes into the command register.
Table 3 in the device data sheet defines these register
commands.
Read Command
Memory contents can be accessed via the read com-
mand when VPP is high. To read from the device, write
00h into the command register. Standard microproces-
sor read cycles access data from the memory. The de-
vice will remain in the read mode until the command
register contents are altered.
The command register defaults to 00h (read mode)
upon VPP power-up. The 00h (Read Mode) register de-
fault helps ensure that inadvertent alteration of the
memory contents does not occur during the VPP power
transition. Refer to the AC Read Characteristics and
Waveforms for the specific timing parameters.
Table 3. Am28F512A Command Definitions
First Bus Cycle
Second Bus Cycle
Command
Read Memory (Note 4)
Read Auto select
Operation
(Note 1)
Write
Write
Address
(Note 2)
X
X
Data
(Note 3)
00h/FFh
80h or 90h
Operation
(Note 1)
Read
Read
Address
(Note 2)
RA
00h/01h
Data
(Note 3)
RD
01h/AEh
Embedded Erase Set-up/
Embedded Erase
Write
X
30h Write
X
30h
Embedded Program Set-up/
Embedded Program
Reset (Note 4)
Write
Write
X
10h or 50h
Write
X
00h/FFh
Write
PA PD
X 00h/FFh
Notes:
1. Bus operations are defined in Table 1.
2. RA = Address of the memory location to be read.
PA = Address of the memory location to be programmed.
Addresses are latched on the falling edge of the WE# pulse.
X = Don’t care.
3. RD = Data read from location RA during read operation.
PD = Data to be programmed at location PA. Data latched on the rising edge of WE#.
4. Please reference Reset Command section.
Am28F512A
11

11 Page







PáginasTotal 34 Páginas
PDF Descargar[ Datasheet AM28F512A-70PIB.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
AM28F512A-70PI512 Kilobit (64 K x 8-Bit) CMOS 12.0 Volt/ Bulk Erase Flash Memory with Embedded AlgorithmsAdvanced Micro Devices
Advanced Micro Devices
AM28F512A-70PIB512 Kilobit (64 K x 8-Bit) CMOS 12.0 Volt/ Bulk Erase Flash Memory with Embedded AlgorithmsAdvanced Micro Devices
Advanced Micro Devices

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar