|
|
Número de pieza | CXL5005M | |
Descripción | CMOS-CCD 1H Delay Line for NTSC with PLL | |
Fabricantes | Sony Corporation | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de CXL5005M (archivo pdf) en la parte inferior de esta página. Total 8 Páginas | ||
No Preview Available ! CXL5005M/P
CMOS-CCD 1H Delay Line for NTSC with PLL
Description
The CXL5005M/P are general-purpose CCD delay
line ICs which provide 1H delay time of NTSC.
CXL5005M
14 pin SOP (Plastic)
CXL5005P
14 pin DIP (Plastic)
Features
• Low power consumption 90mW (Typ.)
• Small size package (14-pin SOP, DIP)
• Low differential gain DG = 3% (Typ.)
• Input signal ampiitude 180 IRE (= 1.28Vp-p, max.)
• Low input clock amplitude operation 200mVp-p (Min.)
• Built-in triple PLL circuit
• Built-in peripheral circuits (clock driver, timing
generator, auto-bias and output circuits)
Functions
• 680-bit CCD register
• Clock drivers
• Autobias circuit
• Sync tip clamp circuit
• Sample-and-hold circuit
• PLL (triple)
Structure
CMOS-CCD
Absolute Maximum Ratings (Ta = 25°C)
• Supply voltage
VDD 11
V
• Supply voltage
VCL 6
V
• Operating temperature
Topr –10 to +60 °C
• Storage temperature
Tstg –55 to +150 °C
• Allowable power dissipation PD
CXL5005M 400 mW
CXL5005P 800 mW
Recommended Operating Conditions
Supply voltage
VDD 9 ± 5%
V
VCL 5 ± 5%
V
Recommended Clock Conditions
• Input clock amplitude
VCLK 200mVp-p to 1.0Vp-p
(300mVp-p typ.)
• Clock frequency
fCLK 3.579545MHz
Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by
any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the
operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.
–1–
E88Z40A79-PS
1 page Note 1) Frequency response test condition
V3.58MHz (Output signal voltage [Vp-p] at 3.58MHz input)
V250kHz (Output signal voltage [Vp-p] at 250kHz input)
Set Pin 14 (IN) voltage [V] = VIN-DC + 640mV.
3.58MHz, 300mVp-p sine wave
250kHz, 300mVp-p sine wave
[V]
VIN-DC
640mV (adjust with VBIAS)
Note 2) Differential gain and differential phase test condition
5-staircase wave signal
Chroma 40 IRE
140 IRE (1.0Vp-p)
1H 63.5µs
40 IRE
DG and DP are measured at output S point by vector scope.
CXL5005M/P
Note 3) LPF frequency response
(Delay time 140ns)
[dB]
0
–3
–50
0 5.8 10.7
Frequency [MHz]
Note 4) BPF frequency response
[dB]
0
–3
–50
0 50 200
4.1M 10.7M
Frequency [Hz]
–5–
5 Page |
Páginas | Total 8 Páginas | |
PDF Descargar | [ Datasheet CXL5005M.PDF ] |
Número de pieza | Descripción | Fabricantes |
CXL5005M | CMOS-CCD 1H Delay Line for NTSC with PLL | Sony Corporation |
CXL5005P | CMOS-CCD 1H Delay Line for NTSC with PLL | Sony Corporation |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |