|
|
Número de pieza | AT17F32A | |
Descripción | FPGA Configuration Flash Memory | |
Fabricantes | ATMEL Corporation | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de AT17F32A (archivo pdf) en la parte inferior de esta página. Total 14 Páginas | ||
No Preview Available ! Features
• Prowgwrwam.DmataaSbhleee3t43U,5.c5o4m,432 x 1-bit Serial Memories Designed to Store Configuration
Programs for Field Programmable Gate Arrays (FPGAs)
• 3.3V Output Capability
• 5V Tolerant I/O Pins
• Program Support using the Atmel ATDH2200E System or Industry Third Party
Programmers
• In-System Programmable (ISP) via 2-wire Bus
• Simple Interface to SRAM FPGAs
• Compatible with Altera® FLEX®, Excalibur™, Stratix™, Cyclone™ and APEX™ Devices
• Cascadable Read-back to Support Additional Configurations or Higher-density Arrays
• Low-power CMOS FLASH Process
• Available in 44 PLCC Packages
• Emulation of Atmel’s AT24Cxxx Serial EEPROMs
• Low-power Standby Mode
• Single Device Capable of Holding 4 Individual Bit Stream Files Allowing Simple System
Reconfiguration
• Endurance: 10,000 Write Cycles Typical
• Green (Lead and Halide-Free/ROHS Compliant) Package Options Available
FPGA
Configuration
Flash Memory
AT17F32A
1. Description
The AT17FxxA Series of In-System Programmable Configuration PROMs (Configura-
tors) provide an easy-to-use, cost-effective configuration memory for Field
Programmable Gate Arrays. The AT17FxxA Series device is packaged in the 44-lead
PLCC see Table 1-1. The AT17FxxA Series Configurator uses a simple serial-access
procedure to configure one or more FPGA devices.
The AT17FxxA Series Configurators can be programmed with industry-standard pro-
grammers, Atmel’s ATDH2200E Programming Kit or Atmel’s ATDH2225 ISP Cable.
Table 1-1. AT17FxxA Series Packages
Package
44-lead PLCC
AT17F32A
Yes
3489C–CNFG–08/07
1 page AT17F32A
5.4 PAGESEL[1:0](2)
www.DataSheet4U.com Page select inputs. Used to determine which of the 4 memory pages are targeted during a serial
configuration download. The address space for each of the pages is shown in Table 5-1. When
SER_EN is Low (ISP mode) these pins have no effect.
Table 5-1. Address Space
Paging Decodes
PAGESEL = 00, PAGE_EN = 1
PAGESEL = 01, PAGE_EN = 1
PAGESEL = 10, PAGE_EN = 1
PAGESEL = 11, PAGE_EN = 1
PAGESEL = XX, PAGE_EN = 0
AT17F32A (32 Mbits)
000000 – 07FFFFh
080000 – 0FFFFFh
100000 – 17FFFFh
180000 – 1FFFFFh
000000 – 1FFFFFh
5.5 RESET/OE(1)
Output Enable (active High) and RESET (active Low) when SER_EN is High. A Low level on
RESET/OE resets both the address and bit counters. A High level (with nCS Low) enables the
data output driver.
5.6 nCS(1)
Chip Enable input (active Low). A Low level (with OE High) allows DCLK to increment the
address counter and enables the data output driver. A High level on nCS disables both the
address and bit counters and forces the device into a low-power standby mode. Note that this
pin will not enable/disable the device in the 2-wire Serial Programming mode (SER_EN Low).
5.7 GND
5.8 nCASC
Ground pin. A 0.2 µF decoupling capacitor between VCC and GND is recommended.
Cascade Select Output (when SER_EN is High). This output goes Low when the internal
address counter has reached its maximum value. If the PAGE_EN input is set High, the maxi-
mum value is the highest address in the selected partition. The PAGESEL[1:0] inputs are used
to make the 4 partition selections. If the PAGE_EN input is set Low, the device is not partitioned
and the address maximum value is the highest address in the device, see Table 5-1 on page 5.
In a daisy chain of AT17FxxA Series devices, the nCASC pin of one device must be connected
to the nCS input of the next device in the chain. It will stay Low as long as nCS is Low and OE is
High. It will then follow nCS until OE goes Low; thereafter, nCASC will stay High until the entire
EEPROM is read again.
Notes: 1. This pin has an internal 20 KΩ pull-up resistor.
2. This pin has an internal 30 KΩ pull-down resistor.
3489C–CNFG–08/07
5
5 Page AT17F32A
ACwCwwh.DaartaaShceteet4Uri.csomtics When Cascading
AT17F32A
Symbol
Description
Min Max Units
TCDF(3)
DCLK to Data Float Delay
Commercial
Industrial
50 ns
50 ns
TOCK(2)
DCLK to nCASC Delay
Commercial
Industrial
50 ns
55 ns
TOCE(2)
nCS to nCASC Delay
Commercial
Industrial
35 ns
40 ns
TOOE(2)
RESET/OE to nCASC Delay
Commercial
Industrial
35
35
Notes: 1. AC test lead = 50 pF.
2. Float delays are measured with 5 pF AC loads. Transition is measured ± 200 mV from steady-state active levels.
ns
ns
17. Thermal Resistance Coefficients
Package Type
44J Plastic Leaded Chip Carrier (PLCC)
Note: 1. Airflow = 0 ft/min.
θJC [°C/W]
θJA [°C/W](1)
AT17F32A
–
–
3489C–CNFG–08/07
11
11 Page |
Páginas | Total 14 Páginas | |
PDF Descargar | [ Datasheet AT17F32A.PDF ] |
Número de pieza | Descripción | Fabricantes |
AT17F32 | FPGA Configuration Flash Memory | ATMEL Corporation |
AT17F32A | FPGA Configuration Flash Memory | ATMEL Corporation |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |