DataSheet.es    


PDF AD1835A Data sheet ( Hoja de datos )

Número de pieza AD1835A
Descripción Codecs
Fabricantes Analog Devices 
Logotipo Analog Devices Logotipo



Hay una vista previa y un enlace de descarga de AD1835A (archivo pdf) en la parte inferior de esta página.


Total 24 Páginas

No Preview Available ! AD1835A Hoja de datos, Descripción, Manual

FEATURES
5 V Stereo Audio System with 3.3 V Tolerant Digital
Interface
Supports up to 96 kHz Sample Rates
192 kHz Sample Rate Available on 1 DAC
Supports 16-/20-/24-Bit Word Lengths
Multibit -Modulators with
Perfect Differential Linearity Restoration for
Reduced Idle Tones and Noise Floor
Data Directed Scrambling DACs—Least
Sensitive to Jitter
Differential Output for Optimum Performance
ADCs: –95 dB THD + N, 105 dB SNR, and
Dynamic Range
DACs: –95 dB THD + N, 108 dB SNR, and
Dynamic Range
On-Chip Volume Controls per Channel with
1024-Step Linear Scale
DAC and ADC Software Controllable Clickless Mutes
Digital De-emphasis Processing
2 ADC, 8 DAC,
96 kHz, 24-Bit -Codecs
AD1835A
Supports 256 ؋ fS, 512 ؋ fS, and 768 ؋ fS Master
Mode Clocks
Power-Down Mode Plus Soft Power-Down Mode
Flexible Serial Data Port with Right-Justified, Left-
Justified, I2S Compatible, and DSP Serial Port Modes
TDM Interface Mode Supports 8-In/8-Out Using a
Single SHARC® SPORT
52-Lead MQFP Plastic Package
APPLICATIONS
DVD Video and Audio Players
Home Theater Systems
Automotive Audio Systems
Audio/Visual Receivers
Digital Audio Effects Processors
PRODUCT OVERVIEW
The AD1835A is a high performance, single-chip codec fea-
turing four stereo DACs and one stereo ADC. Each DAC
comprises a high performance digital interpolation filter, a
multibit -modulator featuring Analog Devices’ patented
technology, and a continuous-time voltage out analog section.
(continued on page 11)
FUNCTIONAL BLOCK DIAGRAM
DVDD DVDD ODVDD ALRCLK ABCLK ASDATA CCLK CLATCH CIN COUT MCLK PD/RST M/S AVDD AVDD
DLRCLK
DBCLK
DSDATA1
DSDATA2
DSDATA3
DSDATA4
ADCLP
ADCLN
ADCRP
ADCRN
SERIAL DATA
I/O PORT
-
ADC
DIGITAL
FILTER
-
ADC
DIGITAL
FILTER
AD1835A
CONTROL PORT
VOLUME
VOLUME
VOLUME
VOLUME
VOLUME
VOLUME
VOLUME
VOLUME
CLOCK
DIGITAL
FILTER
DIGITAL
FILTER
DIGITAL
FILTER
DIGITAL
FILTER
DGND DGND AGND AGND AGND AGND
-
DAC
-
DAC
-
DAC
-
DAC
VREF
OUTLP1
OUTLN1
OUTRP1
OUTRN1
OUTLP2
OUTLN2
OUTRP2
OUTRN2
OUTLP3
OUTLN3
OUTRP3
OUTRN3
OUTLP4
OUTLN4
OUTRP4
OUTRN4
FILTD
FILTR
REV. A
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties that
may result from its use. No license is granted by implication or otherwise
under any patent or patent rights of Analog Devices. Trademarks and
registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700
www.analog.com
Fax: 781/326-8703 © 2003 Analog Devices, Inc. All rights reserved.
Free Datasheet http://www.datasheet4u.com/

1 page




AD1835A pdf
Parameter
TDM256 MODE (Master, 48 kHz and 96 kHz)
tTBD
tFSD
tTABDD
tTDDS
tTDDH
BCLK Delay
FSTDM Delay
ASDATA Delay
DSDATA1 Setup
DSDATA1 Hold
TDM256 MODE (Slave, 48 kHz and 96 kHz)
fAB
tTBCH
tTBCL
tTFS
tTFH
tTBDD
tTDDS
tTDDH
BCLK Frequency
BCLK High
BCLK Low
FSTDM Setup
FSTDM Hold
ASDATA Delay
DSDATA1 Setup
DSDATA1 Hold
TDM512 MODE (Master, 48 kHz)
tTBD
tFSD
tTABDD
tTDDS
tTDDH
BCLK Delay
FSTDM Delay
ASDATA Delay
DSDATA1 Setup
DSDATA1 Hold
TDM512 MODE (Slave, 48 kHz )
fAB
tTBCH
tTBCL
tTFS
tTFH
tTBDD
tTDDS
tTDDH
BCLK Frequency
BCLK High
BCLK Low
FSTDM Setup
FSTDM Hold
ASDATA Delay
DSDATA1 Setup
DSDATA1 Hold
AUXILIARY INTERFACE (48 kHz and 96 kHz)
tAXDS
tAXDH
fABP
Slave Mode
AAUXDATA Setup
AAUXDATA Hold
AUXBCLK Frequency
tAXBH
tAXBL
tAXLS
tAXLH
Master Mode
AUXBCLK High
AUXBCLK Low
AUXLRCLK Setup
AUXLRCLK Hold
tAUXLRCLK
tAUXBCLK
AUXLRCLK Delay
AUXBCLK Delay
Specifications subject to change without notice.
Min Max
40
5
10
15
15
256 ϫ fS
17
17
10
10
15
15
15
40
5
10
15
15
512 ϫ fS
17
17
10
10
15
15
15
10
10
64 ϫ fS
15
15
10
10
15
20
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
MCLK
PD/RST
tMCLK
tMH
tML
tPDR
Figure 1. MCLK and PD/ RST Timing
AD1835A
Comments
From MCLK Rising
From BCLK Rising
From BCLK Rising
To BCLK Falling
From BCLK Falling
To BCLK Falling
From BCLK Falling
From BCLK Rising
To BCLK Falling
From BCLK Falling
From MCLK Rising
From BCLK Rising
From BCLK Rising
To BCLK Falling
From BCLK Falling
To BCLK Falling
From BCLK Falling
From BCLK Rising
To BCLK Falling
From BCLK Falling
To AUXBCLK Rising
From AUXBCLK Rising
To AUXBCLK Rising
From AUXBCLK Rising
From AUXBCLK Falling
From MCLK Rising
REV. A
–5–
Free Datasheet http://www.datasheet4u.com/

5 Page





AD1835A arduino
AD1835A
(continued from page 1)
Each DAC has independent volume control and clickless mute
functions. The ADC comprises two 24-bit conversion channels
with multibit -modulators and decimation filters.
The AD1835A also contains an on-chip reference with a
nominal value of 2.25 V.
The AD1835A contains a flexible serial interface that allows
glueless connection to a variety of DSP chips, AES/EBU
receivers, and sample rate converters. The AD1835A can be
configured in left-justified, right-justified, I2S, or DSP com-
patible serial modes. Control of the AD1835A is achieved by an
SPI® compatible serial port. While the AD1835A can be oper-
ated from a single 5 V supply, it also features a separate supply
pin for its digital interface which allows the device to be inter-
faced to other devices using 3.3 V power supplies.
The AD1835A is available in a 52-lead MQFP package and is
specified for the industrial temperature range of –40°C to +85°C.
FUNCTIONAL OVERVIEW
ADCs
There are two ADC channels in the AD1835A, configured as
a stereo pair. Each ADC has fully differential inputs. The
ADC section can operate at a sample rate of up to 96 kHz.
The ADCs include on-board digital decimation filters with
120 dB stop-band attenuation and linear phase response,
operating at an oversampling ratio of 128 (for 48 kHz opera-
tion) or 64 (for 96 kHz operation).
ADC peak level information for each ADC may be read from the
ADC Peak 0 and ADC Peak 1 registers. The data is supplied as a
6-bit word with a maximum range of 0 dB to –63 dB and a
resolution of 1 dB. The registers will hold peak information
until read; after reading, the registers are reset so that new peak
information can be acquired. Refer to the register description
for details of the format. The two ADC channels have a com-
mon serial bit clock and a left-right framing clock. The clock
signals are all synchronous with the sample rate.
The ADC digital pins, ABCLK and ALRCLK, can be set to
operate as inputs or outputs by connecting the M/S pin to
ODVDD or DGND, respectively. When the pins are set as
outputs, the AD1835A will generate the timing signals. When
the pins are set as inputs, the timing must be generated by the
external audio controller.
DACs
The AD1835A has eight DAC channels arranged as four inde-
pendent stereo pairs, with eight fully differential analog outputs
for improved noise and distortion performance. Each channel has
its own independently programmable attenuator, adjustable in
1024 linear steps. Digital inputs are supplied through four serial
data input pins (one for each stereo pair) and a common frame
(DLRCLK) and bit (DBLCK) clock. Alternatively, one of the
packed data modes can be used to access all eight channels on a
single TDM data pin. A stereo replicate feature is included where
the DAC data sent to the first DAC pair is also sent to the other
DACs in the part. The AD1835A can accept DAC data at a
sample rate of 192 kHz on DAC 1 only. The stereo replicate fea-
ture can then be used to copy the audio data to the other DACs.
Each set of differential output pins sits at a dc level of VREF and
swings Ϯ1.4 V for a 0 dB digital input signal. A single op amp
third-order external low-pass filter is recommended to remove
high frequency noise present on the output pins, as well as to
provide differential-to-single-ended conversion. Note that the use
of op amps with low slew rate or low bandwidth may cause high
frequency noise and tones to fold down into the audio band;
care should be exercised in selecting these components.
The FILTD pin should be connected to an external grounded
capacitor. This pin is used to reduce the noise of the internal
DAC bias circuitry, thereby reducing the DAC output noise. In
some cases, this capacitor may be eliminated with little effect on
performance.
DAC and ADC Coding
The DAC and ADC output data stream is in a twos complement
encoded format. The word width can be selected from 16 bit,
20 bit, or 24 bit. The coding scheme is detailed in Table I.
Table I. Coding Scheme
Code
Level
01111......1111
00000......0000
10000......0000
+FS
0 (Ref Level)
–FS
AD1835A CLOCKING SCHEME
By default, the AD1835A requires an MCLK signal that is
256 times the required sample frequency up to a maximum of
12.288 MHz. The AD1835A uses a clock scaler to double the
clock frequency for use internally. The default setting of the
clock scaler is Multiply by 2. The clock scaler can also be set
Multiply by 1 (bypass) or by 2/3. The clock scaler is controlled
by programming the bits in the ADC Control 3 register. The
internal MCLK signal, IMCLK, should not exceed 24.576 MHz
in order to ensure correct operation.
The MCLK of the AD1835A should remain constant during
normal operation of the DAC and ADC. If it is necessary to
change the MCLK rate, then the AD1835A should be reset.
Additionally, if the MCLK scaler needs to be modified so that
the IMCLK doesn’t exceed 24.576 MHz, this should be done
during the internal reset phase of the AD1835A by programming
the bits in the first 3072 MCLK periods following the reset.
Selecting DAC Sampling Rate
The AD1835A DAC engine has a programmable interpolator
that allows the user to select different interpolation rates based
on the required sample rate and MCLK value available. Table II
shows the settings required for sample rates based on a fixed
MCLK of 12.288 MHz.
Table II. DAC Sample Rate Settings
Sample Rate Interpolator Rate DAC Control 1 Register
48 kHz
96 kHz
192 kHz
8x
4x
2x
000000xxxxxxxx00
000000xxxxxxxx01
000000xxxxxxxx10
Selecting an ADC Sample Rate
The AD1835A ADC engine has a programmable decimator,
which allows the user to select the sample rate based on the
MCLK value. By default, the output sample rate is IMCLK/
512. To achieve a sample rate of IMCLK/256, the sample rate
bit in the ADC Control 1 register should be set as shown in
Table III.
REV. A
–11–
Free Datasheet http://www.datasheet4u.com/

11 Page







PáginasTotal 24 Páginas
PDF Descargar[ Datasheet AD1835A.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
AD18352 ADC/ 8 DAC/ 96 kHz/ 24-Bit CodecAnalog Devices
Analog Devices
AD1835ACodecsAnalog Devices
Analog Devices

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar